232 lines
7.3 KiB
Diff
232 lines
7.3 KiB
Diff
From a62faa8b31b2e19cffe0e299f9e1c4cbd439722f Mon Sep 17 00:00:00 2001
|
|
From: Sebastian Reichel <sebastian.reichel@collabora.com>
|
|
Date: Thu, 6 Apr 2023 16:54:11 +0200
|
|
Subject: [PATCH 1/2] arm64: dts: rockchip: rk3588: add combo PHYs
|
|
|
|
Add all 3 combo PHYs that can be found in RK3588.
|
|
They are used for SATA, PCIe or USB3.
|
|
|
|
Signed-off-by: Sebastian Reichel <sebastian.reichel@collabora.com>
|
|
---
|
|
arch/arm64/boot/dts/rockchip/rk3588.dtsi | 21 ++++++++++++
|
|
arch/arm64/boot/dts/rockchip/rk3588s.dtsi | 42 +++++++++++++++++++++++
|
|
2 files changed, 63 insertions(+)
|
|
|
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3588.dtsi b/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
|
index 8be75556af8f..9d8539b5309b 100644
|
|
--- a/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
|
+++ b/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
|
@@ -7,6 +7,11 @@
|
|
#include "rk3588-pinctrl.dtsi"
|
|
|
|
/ {
|
|
+ pipe_phy1_grf: syscon@fd5c0000 {
|
|
+ compatible = "rockchip,rk3588-pipe-phy-grf", "syscon";
|
|
+ reg = <0x0 0xfd5c0000 0x0 0x100>;
|
|
+ };
|
|
+
|
|
i2s8_8ch: i2s@fddc8000 {
|
|
compatible = "rockchip,rk3588-i2s-tdm";
|
|
reg = <0x0 0xfddc8000 0x0 0x1000>;
|
|
@@ -123,4 +128,20 @@ gmac0_mtl_tx_setup: tx-queues-config {
|
|
queue1 {};
|
|
};
|
|
};
|
|
+
|
|
+ combphy1_ps: phy@fee10000 {
|
|
+ compatible = "rockchip,rk3588-naneng-combphy";
|
|
+ reg = <0x0 0xfee10000 0x0 0x100>;
|
|
+ #phy-cells = <1>;
|
|
+ clocks = <&cru CLK_REF_PIPE_PHY1>, <&cru PCLK_PCIE_COMBO_PIPE_PHY1>,
|
|
+ <&cru PCLK_PHP_ROOT>;
|
|
+ clock-names = "ref", "apb", "pipe";
|
|
+ assigned-clocks = <&cru CLK_REF_PIPE_PHY1>;
|
|
+ assigned-clock-rates = <100000000>;
|
|
+ resets = <&cru SRST_REF_PIPE_PHY1>, <&cru SRST_P_PCIE2_PHY1>;
|
|
+ reset-names = "phy", "apb";
|
|
+ rockchip,pipe-grf = <&php_grf>;
|
|
+ rockchip,pipe-phy-grf = <&pipe_phy1_grf>;
|
|
+ status = "disabled";
|
|
+ };
|
|
};
|
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
|
index 2ee12ca98824..e51cd3250ad0 100644
|
|
--- a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
|
+++ b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
|
@@ -953,6 +953,16 @@ php_grf: syscon@fd5b0000 {
|
|
reg = <0x0 0xfd5b0000 0x0 0x1000>;
|
|
};
|
|
|
|
+ pipe_phy0_grf: syscon@fd5bc000 {
|
|
+ compatible = "rockchip,rk3588-pipe-phy-grf", "syscon";
|
|
+ reg = <0x0 0xfd5bc000 0x0 0x100>;
|
|
+ };
|
|
+
|
|
+ pipe_phy2_grf: syscon@fd5c4000 {
|
|
+ compatible = "rockchip,rk3588-pipe-phy-grf", "syscon";
|
|
+ reg = <0x0 0xfd5c4000 0x0 0x100>;
|
|
+ };
|
|
+
|
|
ioc: syscon@fd5f0000 {
|
|
compatible = "rockchip,rk3588-ioc", "syscon";
|
|
reg = <0x0 0xfd5f0000 0x0 0x10000>;
|
|
@@ -2489,6 +2499,38 @@ dmac2: dma-controller@fed10000 {
|
|
#dma-cells = <1>;
|
|
};
|
|
|
|
+ combphy0_ps: phy@fee00000 {
|
|
+ compatible = "rockchip,rk3588-naneng-combphy";
|
|
+ reg = <0x0 0xfee00000 0x0 0x100>;
|
|
+ #phy-cells = <1>;
|
|
+ clocks = <&cru CLK_REF_PIPE_PHY0>, <&cru PCLK_PCIE_COMBO_PIPE_PHY0>,
|
|
+ <&cru PCLK_PHP_ROOT>;
|
|
+ clock-names = "ref", "apb", "pipe";
|
|
+ assigned-clocks = <&cru CLK_REF_PIPE_PHY0>;
|
|
+ assigned-clock-rates = <100000000>;
|
|
+ resets = <&cru SRST_REF_PIPE_PHY0>, <&cru SRST_P_PCIE2_PHY0>;
|
|
+ reset-names = "phy", "apb";
|
|
+ rockchip,pipe-grf = <&php_grf>;
|
|
+ rockchip,pipe-phy-grf = <&pipe_phy0_grf>;
|
|
+ status = "disabled";
|
|
+ };
|
|
+
|
|
+ combphy2_psu: phy@fee20000 {
|
|
+ compatible = "rockchip,rk3588-naneng-combphy";
|
|
+ reg = <0x0 0xfee20000 0x0 0x100>;
|
|
+ #phy-cells = <1>;
|
|
+ clocks = <&cru CLK_REF_PIPE_PHY2>, <&cru PCLK_PCIE_COMBO_PIPE_PHY2>,
|
|
+ <&cru PCLK_PHP_ROOT>;
|
|
+ clock-names = "ref", "apb", "pipe";
|
|
+ assigned-clocks = <&cru CLK_REF_PIPE_PHY2>;
|
|
+ assigned-clock-rates = <100000000>;
|
|
+ resets = <&cru SRST_REF_PIPE_PHY2>, <&cru SRST_P_PCIE2_PHY2>;
|
|
+ reset-names = "phy", "apb";
|
|
+ rockchip,pipe-grf = <&php_grf>;
|
|
+ rockchip,pipe-phy-grf = <&pipe_phy2_grf>;
|
|
+ status = "disabled";
|
|
+ };
|
|
+
|
|
system_sram2: sram@ff001000 {
|
|
compatible = "mmio-sram";
|
|
reg = <0x0 0xff001000 0x0 0xef000>;
|
|
--
|
|
2.41.0
|
|
|
|
|
|
From b4d4e5cf5bdd5ce79f7b2cecaece5aafc0c432e2 Mon Sep 17 00:00:00 2001
|
|
From: Sebastian Reichel <sebastian.reichel@collabora.com>
|
|
Date: Thu, 6 Apr 2023 17:14:19 +0200
|
|
Subject: [PATCH 2/2] arm64: dts: rockchip: rk3588: add SATA support
|
|
|
|
Add all three SATA IP blocks to the RK3588 DT.
|
|
|
|
Signed-off-by: Sebastian Reichel <sebastian.reichel@collabora.com>
|
|
---
|
|
arch/arm64/boot/dts/rockchip/rk3588.dtsi | 23 +++++++++++
|
|
arch/arm64/boot/dts/rockchip/rk3588s.dtsi | 48 +++++++++++++++++++++++
|
|
2 files changed, 71 insertions(+)
|
|
|
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3588.dtsi b/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
|
index 9d8539b5309b..b9508cea34f1 100644
|
|
--- a/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
|
+++ b/arch/arm64/boot/dts/rockchip/rk3588.dtsi
|
|
@@ -129,6 +129,29 @@ gmac0_mtl_tx_setup: tx-queues-config {
|
|
};
|
|
};
|
|
|
|
+ sata1: sata@fe220000 {
|
|
+ compatible = "rockchip,rk3588-dwc-ahci", "snps,dwc-ahci";
|
|
+ reg = <0 0xfe220000 0 0x1000>;
|
|
+ clocks = <&cru ACLK_SATA1>, <&cru CLK_PMALIVE1>,
|
|
+ <&cru CLK_RXOOB1>, <&cru CLK_PIPEPHY1_REF>,
|
|
+ <&cru CLK_PIPEPHY1_PIPE_ASIC_G>;
|
|
+ clock-names = "sata", "pmalive", "rxoob", "ref", "asic";
|
|
+ interrupts = <GIC_SPI 274 IRQ_TYPE_LEVEL_HIGH 0>;
|
|
+ ports-implemented = <0x1>;
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <0>;
|
|
+ status = "disabled";
|
|
+
|
|
+ sata-port@0 {
|
|
+ reg = <0>;
|
|
+ hba-port-cap = <HBA_PORT_FBSCP>;
|
|
+ phys = <&combphy1_ps PHY_TYPE_SATA>;
|
|
+ phy-names = "sata-phy";
|
|
+ snps,rx-ts-max = <32>;
|
|
+ snps,tx-ts-max = <32>;
|
|
+ };
|
|
+ };
|
|
+
|
|
combphy1_ps: phy@fee10000 {
|
|
compatible = "rockchip,rk3588-naneng-combphy";
|
|
reg = <0x0 0xfee10000 0x0 0x100>;
|
|
diff --git a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
|
index e51cd3250ad0..7e6c08817284 100644
|
|
--- a/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
|
+++ b/arch/arm64/boot/dts/rockchip/rk3588s.dtsi
|
|
@@ -9,6 +9,8 @@
|
|
#include <dt-bindings/power/rk3588-power.h>
|
|
#include <dt-bindings/reset/rockchip,rk3588-cru.h>
|
|
#include <dt-bindings/thermal/thermal.h>
|
|
+#include <dt-bindings/phy/phy.h>
|
|
+#include <dt-bindings/ata/ahci.h>
|
|
|
|
/ {
|
|
compatible = "rockchip,rk3588";
|
|
@@ -1726,6 +1728,52 @@ gmac1_mtl_tx_setup: tx-queues-config {
|
|
};
|
|
};
|
|
|
|
+ sata0: sata@fe210000 {
|
|
+ compatible = "rockchip,rk3588-dwc-ahci", "snps,dwc-ahci";
|
|
+ reg = <0 0xfe210000 0 0x1000>;
|
|
+ clocks = <&cru ACLK_SATA0>, <&cru CLK_PMALIVE0>,
|
|
+ <&cru CLK_RXOOB0>, <&cru CLK_PIPEPHY0_REF>,
|
|
+ <&cru CLK_PIPEPHY0_PIPE_ASIC_G>;
|
|
+ clock-names = "sata", "pmalive", "rxoob", "ref", "asic";
|
|
+ interrupts = <GIC_SPI 273 IRQ_TYPE_LEVEL_HIGH 0>;
|
|
+ ports-implemented = <0x1>;
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <0>;
|
|
+ status = "disabled";
|
|
+
|
|
+ sata-port@0 {
|
|
+ reg = <0>;
|
|
+ hba-port-cap = <HBA_PORT_FBSCP>;
|
|
+ phys = <&combphy0_ps PHY_TYPE_SATA>;
|
|
+ phy-names = "sata-phy";
|
|
+ snps,rx-ts-max = <32>;
|
|
+ snps,tx-ts-max = <32>;
|
|
+ };
|
|
+ };
|
|
+
|
|
+ sata2: sata@fe230000 {
|
|
+ compatible = "rockchip,rk3588-dwc-ahci", "snps,dwc-ahci";
|
|
+ reg = <0 0xfe230000 0 0x1000>;
|
|
+ clocks = <&cru ACLK_SATA2>, <&cru CLK_PMALIVE2>,
|
|
+ <&cru CLK_RXOOB2>, <&cru CLK_PIPEPHY2_REF>,
|
|
+ <&cru CLK_PIPEPHY2_PIPE_ASIC_G>;
|
|
+ clock-names = "sata", "pmalive", "rxoob", "ref", "asic";
|
|
+ interrupts = <GIC_SPI 275 IRQ_TYPE_LEVEL_HIGH 0>;
|
|
+ ports-implemented = <0x1>;
|
|
+ #address-cells = <1>;
|
|
+ #size-cells = <0>;
|
|
+ status = "disabled";
|
|
+
|
|
+ sata-port@0 {
|
|
+ reg = <0>;
|
|
+ hba-port-cap = <HBA_PORT_FBSCP>;
|
|
+ phys = <&combphy2_psu PHY_TYPE_SATA>;
|
|
+ phy-names = "sata-phy";
|
|
+ snps,rx-ts-max = <32>;
|
|
+ snps,tx-ts-max = <32>;
|
|
+ };
|
|
+ };
|
|
+
|
|
sdmmc: mmc@fe2c0000 {
|
|
compatible = "rockchip,rk3588-dw-mshc", "rockchip,rk3288-dw-mshc";
|
|
reg = <0x0 0xfe2c0000 0x0 0x4000>;
|
|
--
|
|
2.41.0
|
|
|